HOME

TheInfoList



OR:

The SPARC T3
microprocessor A microprocessor is a computer processor (computing), processor for which the data processing logic and control is included on a single integrated circuit (IC), or a small number of ICs. The microprocessor contains the arithmetic, logic, a ...
(previously known as UltraSPARC T3, codenamed ''Rainbow Falls'', and also known as UltraSPARC KT or ''Niagara-3'' during development) is a multithreading,
multi-core A multi-core processor (MCP) is a microprocessor on a single integrated circuit (IC) with two or more separate central processing units (CPUs), called ''cores'' to emphasize their multiplicity (for example, ''dual-core'' or ''quad-core''). Ea ...
CPU A central processing unit (CPU), also called a central processor, main processor, or just processor, is the primary processor in a given computer. Its electronic circuitry executes instructions of a computer program, such as arithmetic, log ...
produced by
Oracle Corporation Oracle Corporation is an American Multinational corporation, multinational computer technology company headquartered in Austin, Texas. Co-founded in 1977 in Santa Clara, California, by Larry Ellison, who remains executive chairman, Oracle was ...
(previously
Sun Microsystems Sun Microsystems, Inc., often known as Sun for short, was an American technology company that existed from 1982 to 2010 which developed and sold computers, computer components, software, and information technology services. Sun contributed sig ...
).Oracle Unveils SPARC T3 Processor and SPARC T3 Systems
/ref> Officially launched on 20 September 2010, it is a member of the SPARC family, and the successor to the UltraSPARC T2.


Performance

Overall single socket and multi-socket throughput increased with the T3 processor in systems, providing superior throughput with half the CPU socket requirements to its predecessor. The throughput (SPEC CINT2006 rate) increased in single a socket T3-1 platform in comparison to its predecessor T2+ processor in a dual-socket T5240 platform. Under simulated web serving workloads, dual-socket based SPARC T3 systems benchmarked better performance than quad-socket (previous generation) UltraSPARC T2+ systems (as well as competing dual and quad socket contemporary systems).


History

Online IT publication ''
The Register ''The Register'' (often also called El Reg) is a British Technology journalism, technology news website co-founded in 1994 by Mike Magee (journalist), Mike Magee and John Lettice. The online newspaper's Nameplate_(publishing), masthead Logo, s ...
'' incorrectly reported in June 2008 that the microprocessor would have 16 cores, each with 16 threads. In September 2009 they published a roadmap that instead showed 8 threads per core. During the Hot Chips 21 conference Sun revealed the chip has a total of 16 cores and 128 threads. According to the ISSCC 2010 presentation:
"A 16-core SPARC SoC processor enables up to 512 threads in a 4-way glueless system to maximize throughput. The 6 MB L2 cache of 461 GB/s and the 308-pin SerDes I/O of 2.4 Tb/s support the required bandwidth. Six clock and four voltage domains, as well as power management and circuit techniques, optimize performance, power, variability and yield trade-offs across the 377mm2 die."
Support for the UltraSPARC T3 was confirmed on July 16, 2010 when the ARCBot under Twitter noted unpublished PSARC/2010/274 which revealed a new "-xtarget value for UltraSPARC T3" being included in
OpenSolaris OpenSolaris () is a discontinued open-source computer operating system for SPARC and x86 based systems, created by Sun Microsystems and based on Solaris. Its development began in the mid 2000s and ended in 2010. OpenSolaris was developed as ...
. During Oracle OpenWorld in San Francisco on September 20, 2010, the processor was officially launched as the "SPARC T3" (dropping the "Ultra" prefix in its name), accompanied by new systems and new reported benchmarks claiming world-record performance. Varied real-world application benchmarks were released with full system disclosures. Internationally recognized SPEC benchmarks were also released with full system disclosures. Oracle disclosed that SPARC T3 was built with a 40 nm process.


Features

SPARC T3 features include: * 8 or 16 CPU cores * 8 hardware threads per core * 6 MB Level 2 cache * 2 embedded coherency controllers * 6
coherence Coherence is, in general, a state or situation in which all the parts or ideas fit together well so that they form a united whole. More specifically, coherence, coherency, or coherent may refer to the following: Physics * Coherence (physics ...
links * 14 unidirectional lanes per coherence link * SMP to 4 sockets without glue circuitry * 4
DDR3 SDRAM Double Data Rate 3 Synchronous Dynamic Random-Access Memory (DDR3 SDRAM) is a type of synchronous dynamic random-access memory (SDRAM) with a high bandwidth (" double data rate") interface, and has been in use since 2007. It is the higher-spe ...
memory channels * Embedded
PCI Express PCI Express (Peripheral Component Interconnect Express), officially abbreviated as PCIe, is a high-speed standard used to connect hardware components inside computers. It is designed to replace older expansion bus standards such as Peripher ...
I/O interfaces * Security co-processor on each core. Supports DES, 3DES, AES, RC4, SHA-1, SHA-256/384/512, Kasumi, Galois Field, MD5, RSA with up to 2048 key, ECC, CRC. * Hardware random number generator * 2 embedded 1GigE/ 10GigE interfaces * 2.4 Tbit/s aggregate throughput per socket


Systems

With the release of the SPARC T3 chip, the new brand of Oracle SPARC T-series servers was introduced to the market, effectively replacing CMT ( UltraSPARC T2/T2 Plus) machines from the previous SPARC Enterprise product line. Fewer physical products from the former server line were refreshed with the T3 chip, reducing the total number of servers respectively to four: * One Socket ''SPARC T3-1'' 2U Rack Server * One Socket ''SPARC T3-1B'' Blade Server * Two Socket ''SPARC T3-2'' Server * Four Socket ''SPARC T3-4'' Server SPARC T3-4 , Consolidation and Virtualization , Oracle
/ref>


Virtualization

Like the prior T1, T2, and T2+ processors, the T3 supports Hyper-Privileged execution mode. The T3 supports up to 128 Oracle VM Server for SPARC domains (a feature formerly known as ''Logical Domains'').


Performance improvement versus T2 and T2+

The SPARC T3 processor is effectively two T2+ processors on a single die. The T3 has: * Double the cores (16) of a T2 or T2+ * Double the 10Gig Ethernet ports (2) over a T2+ * Double the crypto accelerator cores (16) over a T2 or T2+ * Crypto engines support more algorithms than the T2 or T2+ including: DES,
Triple DES In cryptography, Triple DES (3DES or TDES), officially the Triple Data Encryption Algorithm (TDEA or Triple DEA), is a symmetric-key block cipher, which applies the DES cipher algorithm three times to each data block. The 56-bit key of the Dat ...
, AES, RC4,
SHA-1 In cryptography, SHA-1 (Secure Hash Algorithm 1) is a hash function which takes an input and produces a 160-bit (20-byte) hash value known as a message digest – typically rendered as 40 hexadecimal digits. It was designed by the United States ...
, SHA256/384/512, Kasumi,
Galois Field In mathematics, a finite field or Galois field (so-named in honor of Évariste Galois) is a field that contains a finite number of elements. As with any field, a finite field is a set on which the operations of multiplication, addition, subtr ...
,
MD5 The MD5 message-digest algorithm is a widely used hash function producing a 128-bit hash value. MD5 was designed by Ronald Rivest in 1991 to replace an earlier hash function MD4, and was specified in 1992 as Request for Comments, RFC 1321. MD5 ...
, RSA to 2048 key, ECC,
CRC32 Computation of a cyclic redundancy check is derived from the mathematics of polynomial division, modulo two. In practice, it resembles long division of the binary message string, with a fixed number of zeroes appended, by the "generator poly ...
* Over 1.9x Cryptography Performance Throughput Increase * Faster DDR3 RAM interface over the T2 or T2+ DDR2 interface * Double the throughputSPARC T3-1 , Web Infrastructure Server , Oracle
/ref> * Double the memory capacity * Quadruple the I/O throughput * Two PCIe 2.0 eight lane interfaces vs one PCIe former generation eight lane interface


See also

*
UltraSPARC T1 The UltraSPARC T1 (codenamed "Niagara") is a Multithreading (computer architecture), multithreading, Multi-core processor, multicore central processing unit, CPU released by Sun Microsystems in 2005. Designed to lower the energy consumption of s ...
– The predecessor to T2, also Sun's first chip-multithreaded CPU * SPARC T4


References

{{DEFAULTSORT:SPARC T3 Oracle microprocessors Ultrasparc T3 SPARC microprocessors 64-bit microprocessors Computer-related introductions in 2010