VAX 8000
   HOME

TheInfoList



OR:

The VAX 8000 is a discontinued family of
superminicomputer A superminicomputer, colloquially supermini, is a high-end minicomputer. The term is used to distinguish the emerging 32-bit architecture midrange computers introduced in the mid to late 1970s from the classical 16-bit systems that preceded the ...
s developed and manufactured by
Digital Equipment Corporation Digital Equipment Corporation (DEC ), using the trademark Digital, was a major American company in the computer industry from the 1960s to the 1990s. The company was co-founded by Ken Olsen and Harlan Anderson in 1957. Olsen was president unt ...
(DEC) using processors implementing the
VAX VAX (an acronym for Virtual Address eXtension) is a series of computers featuring a 32-bit instruction set architecture (ISA) and virtual memory that was developed and sold by Digital Equipment Corporation (DEC) in the late 20th century. The V ...
instruction set architecture In computer science, an instruction set architecture (ISA), also called computer architecture, is an abstract model of a computer. A device that executes instructions described by that ISA, such as a central processing unit (CPU), is called an ' ...
(ISA). The 8000 series was introduced in October 1984 with the 8600, taking over the high-end of the VAX lineup. Originally known as the 11/790, it offers performance roughly double that of the earlier 11/780. It was succeeded by the 8650 (formerly the 11/795) in December 1985. January 1986 saw the introduction of the 8200 and 8300 families in the mid-range. The 8800 replaced the 8600s at the high end in 1987, with the 8700 and 8500 being lower-performance versions of these systems. DEC also offered various clusters of these machines with a variety of model numbers. As with other VAX systems, they were sold with either the VMS or Ultrix operating systems. It was intended that the 8800 was to have been replaced by the
VAX 9000 The VAX 9000 is a discontinued family of Minicomputers developed and manufactured by Digital Equipment Corporation (DEC) using custom ECL-based processors implementing the VAX instruction set architecture (ISA). Equipped with optional vector proc ...
on the high end, but the
VAX 6000 The VAX 6000 is a discontinued family of minicomputers developed and manufactured by Digital Equipment Corporation (DEC) using processors implementing the VAX instruction set architecture (ISA). Originally, the VAX 6000 was intended to be a mid-ra ...
, originally a mid-range model replacing the 8700/8500, was upgraded to provide almost the same level of performance of the 8800 but at half the cost. The 9000 ultimately failed in the market. All of these were replaced by the
VAX 7000/10000 The VAX 7000 and VAX 10000 are a discontinued family of high-end multiprocessor minicomputers developed and manufactured by Digital Equipment Corporation (DEC), introduced in July 1992. These systems use NVAX microprocessors implementing the VAX ...
in July 1992. These are single-chip implementations based on the
NVAX The NVAX is a CMOS microprocessor developed and produced by Digital Equipment Corporation (DEC) that implemented the VAX instruction set architecture (ISA). A variant of the NVAX, the NVAX+, differed in the bus interface and external cache suppor ...
CPU and are the final dedicated VAX machines.


VAX 8600

The VAX 8600, code-named "''Venus''", introduced in October 1984, is the successor of the VAX-11/785. It was originally to be named "VAX-11/790", but was renamed before launch. The VAX 8600 was a successful model and at the time was the best selling high-end VAX. It was succeeded by the VAX 8800 family in 1987. The VAX 8600 has a CPU with an 80 ns cycle time (12.5 MHz) implemented with
emitter coupled logic In electronics, emitter-coupled logic (ECL) is a high-speed integrated circuit bipolar transistor logic family. ECL uses an overdriven bipolar junction transistor (BJT) differential amplifier with single-ended input and limited emitter current to ...
(ECL)
macrocell array Macrocell arrays in PLDs Programmable logic devices, such as programmable array logic and complex programmable logic devices, typically have a macrocell on every output pin. Macrocell arrays in ASICs A macrocell array is an approach to t ...
s (MCAs). The CPU consists of four major logical sections, the E Box, F Box, I Box and M Box. The E Box executes all instructions, including floating-point instructions through microcode. It has an
arithmetic logic unit In computing, an arithmetic logic unit (ALU) is a Combinational logic, combinational digital circuit that performs arithmetic and bitwise operations on integer binary numbers. This is in contrast to a floating-point unit (FPU), which operates on ...
(ALU) and barrel shifter. The F Box, or floating point accelerator (FPA), is an optional feature that accelerates floating-point instructions as well as integer multiplication and division. It is a two-module set consisting of an adder module and multiplier module. The adder module contains 24 macrocell arrays while the multiplier module contains 21. The I Box fetches and decodes instructions. The M Box controls the memory and I/O, translates virtual addresses to physical addresses and contains a 16 KB data cache. The CPU used 145 MCAs. These are
large scale integration An integrated circuit or monolithic integrated circuit (also referred to as an IC, a chip, or a microchip) is a set of electronic circuits on one small flat piece (or "chip") of semiconductor material, usually silicon. Large numbers of tiny ...
devices fabricated by Motorola in their 3 µm MOSAIC bipolar process. They are packaged in 68-pin leadless chip carriers or pin grid arrays and are mounted onto the printed circuit board in sockets or soldered in place. An additional 1,100 small scale integration (SSI) and medium scale integration (MSI) ECL logic devices are used. These ICs are spread out over 17 modules plugged into a
backplane A backplane (or "backplane system") is a group of electrical connectors in parallel with each other, so that each pin of each connector is linked to the same relative pin of all the other connectors, forming a computer bus. It is used as a back ...
. The VAX 8600 supports 4 to 256 MB of ECC memory and has eight slots on the backplane for memory modules. The system originally used 4 MB memory modules populated by 256 KBit
metal oxide semiconductor The metal–oxide–semiconductor field-effect transistor (MOSFET, MOS-FET, or MOS FET) is a type of field-effect transistor (FET), most commonly fabricated by the thermal oxidation, controlled oxidation of silicon. It has an insulated gate, the ...
(MOS) RAMs, which limits capacity to 32 MB. Modules with larger capacities were introduced later. The memory is controlled by the M Box, which also provides the memory array bus used to access the memory. This dedicated bus, which has an 80 ns (12.5 MHz) cycle time, contributes to the improved performance the VAX 8600 has over the VAX-11/780, which access memory via the Synchronous Backplane Interconnect (SBI) shared with I/O devices. I/O is provided by the SBI. The VAX 8600 features one SBI but could be configured with two. The SBIs are provided by SBI adapters that interface the SBI to an internal adapter bus connected to the M Box. Each SBI has 16 slots for I/O devices, although only 15 are usable as one slot is reserved for the SBI adapter. With one SBI, that SBI has a bandwidth of 13.3 MB/s. With two SBIs, they have a total bandwidth of 17.1 MB/s. The adapter bus that interfaces the SBIs to the M Box has a bandwidth of 33.3 MB/s.
Unibus The Unibus was the earliest of several computer bus and backplane designs used with PDP-11 and early VAX systems manufactured by the Digital Equipment Corporation (DEC) of Maynard, Massachusetts. The Unibus was developed around 1969 by Gordon B ...
and
Massbus The Massbus is a high-performance computer input/output bus designed in the 1970s by Digital Equipment Corporation (DEC). The architecture development was sponsored by Gordon Bell and John Levy was the principal architect. The bus was used by Di ...
are also supported, provided by adapters that plug into the SBI. The VAX 8600 I/O cabinet contains a
PDP-11 The PDP-11 is a series of 16-bit minicomputers sold by Digital Equipment Corporation (DEC) from 1970 into the 1990s, one of a set of products in the Programmed Data Processor (PDP) series. In total, around 600,000 PDP-11s of all models were sold, ...
computer serving as the
console Console may refer to: Computing and video games * System console, a physical device to operate a computer ** Virtual console, a user interface for multiple computer consoles on one device ** Command-line interface, a method of interacting with ...
, a Unibus card cage and provisions for mounting disk drives.


VAX 8650

The VAX 8650, code-named "''Morningstar''", is a faster version of the VAX 8600 introduced on 4 December 1985. It was originally to be named "VAX-11/795", but was renamed before launch. The VAX 8600 is the last VAX to be 100% compatible with the
VAX-11/780 The VAX-11 is a discontinued family of 32-bit superminicomputers, running the Virtual Address eXtension (VAX) instruction set architecture (ISA), developed and manufactured by Digital Equipment Corporation (DEC). Development began in 1976. In ...
and VAX-11/785, to have the
PDP-11 The PDP-11 is a series of 16-bit minicomputers sold by Digital Equipment Corporation (DEC) from 1970 into the 1990s, one of a set of products in the Programmed Data Processor (PDP) series. In total, around 600,000 PDP-11s of all models were sold, ...
compatibility mode, and to use the SBI also used by the VAX-11/78x. The CPU has a 55 ns cycle time (18.18 MHz).


VAX 8200 and VAX 8300

The VAX 8200 and VAX 8300, code named "''Scorpio''", are mid-range minicomputers introduced on 29 January 1986. The VAX 8300 is a dual-processor variant of the VAX 8200 and, with the VAX 8800 introduced on the same date, are among the first
multiprocessor Multiprocessing is the use of two or more central processing units (CPUs) within a single computer system. The term also refers to the ability of a system to support more than one processor or the ability to allocate tasks between them. There ar ...
VAX computers. They use the KA820 CPU module containing a
V-11 The V-11, code-named "Scorpio", is a miniprocessor chip set implementation of the VAX instruction set architecture (ISA) developed and fabricated by Digital Equipment Corporation (DEC). History The V-11 was Digital's first VAX microprocess ...
microprocessor operating at 5 MHz (200 ns cycle) and support a maximum of 128 MB of ECC memory. It has one
VAXBI The VAXBI bus (VAX Bus Interconnect bus) is a computer bus designed and sold by the Digital Equipment Corporation (DEC) of Maynard, Massachusetts. The bus is an advanced, configuration-free synchronous bus used on DEC's later VAX computers. L ...
bus and support for an optional
Unibus The Unibus was the earliest of several computer bus and backplane designs used with PDP-11 and early VAX systems manufactured by the Digital Equipment Corporation (DEC) of Maynard, Massachusetts. The Unibus was developed around 1969 by Gordon B ...
.


VAX 8250 and VAX 8350

The VAX 8250 and VAX 8350 are faster models of the VAX 8200 and VAX 8300 introduced in early March 1987. They use the KA825 CPU module containing a V-11 microprocessor operating at 6.25 MHz (160 ns cycle).


VAX 8800 Family


VAX 8800

Code-named "''Nautilus''", this is the high-end model in the VAX 8800 family. It features two CPUs and two VAXBI buses as standard. The VAX 8800 CPU is a heavily pipelined design, slightly predating the first commercial MIPS and SPARC designs. Development of the VAX 8800 began in August–November 1982 and it was introduced on 29 January 1986."Digital VAX Line". When "''Polarstar''" systems and a new naming convention were introduced, the VAX 8800 was renamed to VAX 8820N to distinguish it from the VAX 8820 "''Polarstar''". After the name adjustments and upgrading to full SMP capability, the former VAX 8700 and VAX 8800 models became VAX 88x0 machines, where "x" represented the number of CPUs, i.e. VAX 8810, 8820, 8830 and 8840. The upgrade kit includes replacement numbers affixed to the front of the machine to reflect the new designation.


VAX 8700

The VAX 8700, code-named "''Nautilus''", was introduced in early August 1986. It is similar to the VAX 8800, but with one CPU and VAXBI bus. It is upgradable to a VAX 8800. It became a VAX 8810 after the SMP upgrade and revised naming convention.


VAX 8550

The VAX 8550, code-named "''Skipjack''", was introduced in early August 1986. It is similar to the VAX 8700, but is not upgradable to the VAX 8800.


VAX 8500

The VAX 8500, code-named "''Flounder''", is a lower-performance variant of the VAX 8550, with microcode used to insert NOPs during operation to limit performance.


VAX 8530

The VAX 8530, code-named "''Skipjack''", is an upgraded VAX 8500 with the nops removed for improved performance. It was introduced in early March 1987.


Polarstar

Polarstar is a variant of Nautilus with one to four processors and an updated console processor. Models include the: * VAX 8810 - A single processor system * VAX 8820 - A two processor system * VAX 8842 - A cluster of two VAX 8820 systems * VAX 8830 - A three processor system * VAX 8840 - A four processor system * VAX 8974 - Introduced on 20 January 1987, it is a cluster of four VAX 8700 systemsSanger, "Digital To Offer Mainframes". * VAX 8978 - introduced on 20 January 1987, it is a cluster of eight VAX 8700 systems


Description

The VAX 8800 family is based on the NMI bus, which connects the CPU, memory controller and I/O adapters. The NMI bus is a 32-bit synchronous bus with a usable bandwidth of 64 MB/s.


CPU

The VAX 8800 family
central processing unit A central processing unit (CPU), also called a central processor, main processor or just processor, is the electronic circuitry that executes instructions comprising a computer program. The CPU performs basic arithmetic, logic, controlling, an ...
(CPU) operates at 22.22 MHz (45 ns cycle time) and is implemented with discrete
emitter-coupled logic In electronics, emitter-coupled logic (ECL) is a high-speed integrated circuit bipolar transistor logic family. ECL uses an overdriven bipolar junction transistor (BJT) differential amplifier with single-ended input and limited emitter current to ...
(ECL) devices spread over eight modules. The majority of the ECL devices are
macrocell array Macrocell arrays in PLDs Programmable logic devices, such as programmable array logic and complex programmable logic devices, typically have a macrocell on every output pin. Macrocell arrays in ASICs A macrocell array is an approach to t ...
s with 1,200
logic gate A logic gate is an idealized or physical device implementing a Boolean function, a logical operation performed on one or more binary inputs that produces a single binary output. Depending on the context, the term may refer to an ideal logic gate, ...
s, while the general-purpose registers and floating-point units are custom logic devices developed by Digital. The CPU has 64 KB of cache implemented with 10 ns and 15 ns ECL
random access memory Random-access memory (RAM; ) is a form of computer memory that can be read and changed in any order, typically used to store working Data (computing), data and machine code. A Random access, random-access memory device allows data items to b ...
devices.


Memory

The VAX 8800 and 8700 support one to eight memory array modules; the VAX 8550 and 8500, one to five. The memory array modules are installed in a dedicated backplane separate from the NMI backplane. The VAX 8800 and VAX 8700 support 4 to 32 MB of memory, the VAX 8500 and VAX 8550 4 to 20 MB, using the 4 MB memory module. When the 16 MB memory module was introduced, the memory capacity of the VAX 8800 and 8700 increased to 128 MB, and that of the VAX 8550 and 8500 to 80 MB. Additionally when the 64 MB memory module was introduced, the memory capacity of the VAX 8800 and 8700 increased to 512 MB and that of the VAX 8550 and 8500 to 320MB. The memory system consists of three major parts, a
memory controller The memory controller is a digital circuit that manages the flow of data going to and from the computer's main memory. A memory controller can be a separate chip or integrated into another chip, such as being placed on the same die or as an int ...
, a transistor-transistor logic (TTL) bus and one to eight memory array modules. The memory controller is implemented with ECL gate arrays and resides on an NMI bus module. It implements a TTL bus to which memory array modules are connected. Three memory modules were available for the VAX 8800: a 4 MB module, a 16 MB module and a 64 MB module. The 4 MB array module is an eight-layer printed circuit board populated by
metal oxide semiconductor The metal–oxide–semiconductor field-effect transistor (MOSFET, MOS-FET, or MOS FET) is a type of field-effect transistor (FET), most commonly fabricated by the thermal oxidation, controlled oxidation of silicon. It has an insulated gate, the ...
(MOS) dynamic random access memory (DRAM) devices and
medium-scale integration An integrated circuit or monolithic integrated circuit (also referred to as an IC, a chip, or a microchip) is a set of electronic circuits on one small flat piece (or "chip") of semiconductor material, usually silicon. Transistor count, Large ...
(MSI) FAST transistor-transistor logic (TTL) devices in roughly equal numbers. The 16 MB array module is similar to the 4 MB module, but contains eight surface-mounted daughter boards, each containing 2 MB of memory built from DRAMs.


I/O

The VAX 8800 uses the
VAXBI The VAXBI bus (VAX Bus Interconnect bus) is a computer bus designed and sold by the Digital Equipment Corporation (DEC) of Maynard, Massachusetts. The bus is an advanced, configuration-free synchronous bus used on DEC's later VAX computers. L ...
bus for input/output. The VAX 8800 supports up to four VAXBI buses, with each bus supporting up to 16 I/O devices. The VAXBI bus is interfaced to the NMI bus by a NBI adapter containing a chip implementing the VAXBI bus protocol. The NBI adapter handles all CPU references and
direct memory access Direct memory access (DMA) is a feature of computer systems and allows certain hardware subsystems to access main system memory independently of the central processing unit (CPU). Without DMA, when the CPU is using programmed input/output, it is t ...
(DMA) transactions to and from the I/O devices. The adapter operates at 5 MHz and asynchronously to the CPU as it generates its own
clock signal In electronics and especially synchronous digital circuits, a clock signal (historically also known as ''logic beat'') oscillates between a high and a low state and is used like a metronome to coordinate actions of digital circuits. A clock sign ...
. The NBI adapter consists of two modules, the NBIA and NBIB. The NBIA is the NMI side of the adapter, and the NBIB the VAXBI side.


VAX Console

The VAX Console is a DEC Professional Series PC-38N. This is a PRO-380 with a real-time interface (RTI) that is used as the
console Console may refer to: Computing and video games * System console, a physical device to operate a computer ** Virtual console, a user interface for multiple computer consoles on one device ** Command-line interface, a method of interacting with ...
for the Nautilus family of processors. The RTI has two serial line units: one connects to the VAX environmental monitoring module (EMM) and the other is a spare that can be used for data transfer. The RTI's IEEE-488 interface is unused. The RTI's programmable 24 bit peripheral interface (PPI) is configured as three 8-bit ports for data, address, and control signals between the Nautilus system console interface and the VAX console. The console's primary function is to bootstrap the system. The Nautilus family of processors has no
non-volatile memory Non-volatile memory (NVM) or non-volatile storage is a type of computer memory that can retain stored information even after power is removed. In contrast, volatile memory needs constant power in order to retain data. Non-volatile memory typic ...
. The console sets configuration registers, loads CPU
microcode In processor design, microcode (μcode) is a technique that interposes a layer of computer organization between the central processing unit (CPU) hardware and the programmer-visible instruction set architecture of a computer. Microcode is a laye ...
into the writeable controls store, performs processor module diagnostic tests, resets the TOY clock (time-of-year clock), logs certain types of errors, performs other supervisory functions, and is the interface for field service diagnosis and testing.


Notes


References

* * * * * * * * {{DEFAULTSORT:Vax 8000 DEC minicomputers Computer-related introductions in 1984