HOME

TheInfoList



OR:

Montecito is the code-name of a major release of Intel's
Itanium 2 Itanium ( ) is a discontinued family of 64-bit Intel microprocessors that implement the Intel Itanium architecture (formerly called IA-64). Launched in June 2001, Intel marketed the processors for enterprise servers and high-performance computin ...
Processor Processor may refer to: Computing Hardware * Processor (computing) **Central processing unit (CPU), the hardware within a computer that executes a program *** Microprocessor, a central processing unit contained on a single integrated circuit (I ...
Family (IPF), which implements the ''Intel Itanium architecture'' on a dual-core processor. It was officially launched by Intel on July 18, 2006 as the "Dual-Core Intel Itanium 2 processor". According to Intel, Montecito doubles performance versus the previous, single-core Itanium 2 processor, and reduces power consumption by about 20

It also adds multi-threading capabilities (two threads per core), a greatly expanded cache subsystem (12 MB per core), and silicon support for virtualization.


Architectural Features and Attributes

* Two Multi-core processor, cores per die * 2-way coarse-grained multithreading per core (not simultaneous). Montecito-flavour of multi-threading is dubbed temporal, or TMT. This is also known as switch-on-event multithreading, or SoEMT. The two separate threads do not run simultaneously, but the core switches thread in case of a high latency event, like an L3
cache miss In computing, a cache ( ) is a hardware or software component that stores data so that future requests for that data can be served faster; the data stored in a cache might be the result of an earlier computation or a copy of data stored elsewher ...
which would otherwise stall execution. By this technique, multi-threaded workloads, including database-like workloads, should improve by 15-35%. * a total of 4 threads per die * separate 16 KB Instruction L1 and 16 KB Data L1 cache per core * separate 1 MB Instruction L2 and 256 KB Data L2 cache per core, improved hierarchy * 12 MB L3 cache per core, 24 MB L3 per die * 1.72 billion transistors per die, which is added up from: ** core logic — 57M, or 28.5M per core ** core caches — 106.5M ** 24 MB L3 cache — 1550M **
bus A bus (contracted from omnibus, with variants multibus, motorbus, autobus, etc.) is a road vehicle that carries significantly more passengers than an average car or van. It is most commonly used in public transport, but is also in use for cha ...
logic & I/O — 6.7M * Die size is 27.72 mm × 21.5 mm, or 596 mm2 *
90 nanometer The 90  nm process refers to the level of MOSFET (CMOS) fabrication process technology that was commercialized by the 2003–2005 timeframe, by leading semiconductor companies like Toshiba, Sony, Samsung, IBM, Intel, Fujitsu, TSMC, El ...
design * Lower
power Power most often refers to: * Power (physics), meaning "rate of doing work" ** Engine power, the power put out by an engine ** Electric power * Power (social and political), the ability to influence people or events ** Abusive power Power may ...
consumption and thermal dissipation than earlier flagship Itaniums, despite the high transistor count; 75-104  W. This is mainly achieved by applying different types of transistors. By default, slower and low- leakage transistors were used, while high-speed, thus high-leakage ones where it was necessary. * Advanced compensation for errors in cache, for reliable operation under mission-critical workloads. This was code-named Pellston technology during development, and has recently been renamed Intel Cache Safe Technology. * Virtualization technology allowing multiple OS instances per chip. This was known as Silvervale technology during development, and is now called Intel Virtualization Technology. * Improved, higher
bandwidth Bandwidth commonly refers to: * Bandwidth (signal processing) or ''analog bandwidth'', ''frequency bandwidth'', or ''radio bandwidth'', a measure of the width of a frequency range * Bandwidth (computing), the rate of data transfer, bit rate or thr ...
front side bus (FSB), with three times the capacity of the existing bus design. It is meant to be at system level (per node, with 4 dies). System throughput per node should be at least 21 GB/ s, which suggest dual 333.333 MHz (
double pumped In computing, a computer bus operating with double data rate (DDR) transfers data on both the rising and falling edges of the clock signal. This is also known as double pumped, dual-pumped, and double transition. The term toggle mode is used in ...
, resulting 2×667 effective MHz) front side bus. However, it is up to system integrators how they organize their bus topology. * All Montecito processors support 533 MHz / 400 MHz FSB speed. * Also available with legacy FSB for
upgrading Upgrading is the process of replacing a product with a newer version of the same product. In computing and consumer electronics an upgrade is generally a replacement of hardware, software or firmware with a newer or better version, in order to ...
existing system designs. * Eliminates the hardware-based x86 instruction emulation circuitry, in favor of the more efficient software-based
IA-32 Execution Layer The IA-32 Execution Layer (IA-32 EL) is a software emulator in the form of a software driver that improves performance of 32-bit applications running on 64-bit Intel Itanium-based systems, particularly those running Linux and Windows Server 2003 (i ...
br>
On October 25, 2005 Intel announced that the first dual-core Itanium processor would be delayed until "the middle of next year.

Montecito was launched on July 18, 2006. Due to unspecified issues, Intel's Foxton Technology, Foxton power management technology was disabled in the first release of Montecito, and the front-side bus frequency was reduced to 267 MHz (533.333 MHz effective) instead of the 333 MHz speed originally scheduled for the design At the time of launch, the following models and pricing were available: * Itanium 2 9050 1.60  GHz / 24 MB L3 — $3,692 * Itanium 2 9040 1.60 GHz / 16 MB L3 — $1,980 * Itanium 2 9030 1.60 GHz / 8 MB L3 — $1,552 * Itanium 2 9020 1.42 GHz / 12 MB L3 — $910 * Itanium 2 9015 1.40 GHz / 12 MB L3 — $749 * Itanium 2 9010 1.60 GHz / 6 MB L3 / single core — $696 There are no plans for additional Montecito processors; the successor, Montvale was released in late 2007.


Successors

See Itanium future processors


External links

* {{Intel processors Intel microprocessors Very long instruction word computing